Register once, drag and drop ECAD models into your CAD tool and speed up your design.
Click here for more informationNPIC6C596APW-Q100
Power logic 8-bit shift register; open-drain outputs
The NPIC6C596A-Q100 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and open-drain outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MR input. A LOW on MR resets both the shift register and storage register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register. To provide additional hold time in cascaded applications, the serial output QS7 is clocked out on the falling edge of SHCP. Data in the storage register drives the gate of the output extended?-?drain NMOS (EDNMOS) transistor whenever the output enable input (OE) is LOW. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers. The open-drain outputs are 33 V/100 mA continuous current extended-drain NMOS transistors designed for use in systems that require moderate load power such as LEDs. Integrated voltage clamps in the outputs, provide protection against inductive transients. These voltage clamps make the device suitable for power driver applications such as relays, solenoids and other low-current or medium-voltage loads.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Wide supply range 2.3 V to 5.5 V
Low RDSon
Eight Power EDNMOS transistor outputs of 100 mA continuous current
250 mA current limit capability
Output clamping voltage 33 V
30 mJ avalanche energy capability
Enhanced cascading for multiple stages
All registers cleared with single input
Low power consumption
ESD protection:
HBM AEC-Q100-002 revision D exceeds 2500 V
CDM AEC-Q100-011 revision B exceeds 1000 V
DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints
Applications
LED sign
Graphic status panel
Fault status indicator
封裝
下表中的所有產品型號均已停產 。
型號 | 可訂購的器件編號,(訂購碼(12NC)) | 狀態 | 標示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
NPIC6C596APW-Q100 | NPIC6C596APW-Q100J (935302417118) |
Obsolete | no package information |
環境信息
下表中的所有產品型號均已停產 。
型號 | 可訂購的器件編號 | 化學成分 | RoHS | RHF指示符 |
---|---|---|---|---|
NPIC6C596APW-Q100 | NPIC6C596APW-Q100J | NPIC6C596APW-Q100 |
Series
文檔 (5)
文件名稱 | 標題 | 類型 | 日期 |
---|---|---|---|
NPIC6C596A_Q100 | Power logic 8-bit shift register; open-drain outputs | Data sheet | 2020-06-26 |
AN11537 | Pin FMEA for NPIC Family | Application note | 2019-10-07 |
npic6c596a | NPIC6C596A IBIS model | IBIS model | 2016-05-30 |
Nexperia_document_leaflet_Logic_NPIC_ShiftRegisters_201906 | NPIC Logic Shift Registers | Leaflet | 2019-07-12 |
NPIC6C596APW-Q100_Nexperia_Product_Reliability | NPIC6C596APW-Q100 Nexperia Product Reliability | Quality document | 2024-06-16 |
支持
如果您需要設計/技術支持,請告知我們并填寫 應答表 我們會盡快回復您。
模型
文件名稱 | 標題 | 類型 | 日期 |
---|---|---|---|
npic6c596a | NPIC6C596A IBIS model | IBIS model | 2016-05-30 |
How does it work?
The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.